Files
@ 555930ccae9f
Branch filter:
Location: therm/libraries/CMSIS/Device/ST/STM32F0xx/Source/Templates/arm/startup_stm32f091.s - annotation
555930ccae9f
11.4 KiB
text/x-gas
Change some names to F0, need to fix IT and standard stuff like sys init
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 | 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e 4ae23ddf6c3e | ;******************** (C) COPYRIGHT 2014 STMicroelectronics ********************
;* File Name : startup_stm32f091.s
;* Author : MCD Application Team
;* Version : V1.4.0
;* Date : 24-July-2014
;* Description : STM32F091 Devices vector table for
;* for MDK-ARM toolchain.
;* This module performs:
;* - Set the initial SP
;* - Set the initial PC == Reset_Handler
;* - Set the vector table entries with the exceptions ISR address
;* - Configure the system clock
;* - Branches to __main in the C library (which eventually
;* calls main()).
;* After Reset the CortexM0 processor is in Thread mode,
;* priority is Privileged, and the Stack is set to Main.
;* <<< Use Configuration Wizard in Context Menu >>>
;*******************************************************************************
; @attention
;
; Licensed under MCD-ST Liberty SW License Agreement V2, (the "License");
; You may not use this file except in compliance with the License.
; You may obtain a copy of the License at:
;
; http://www.st.com/software_license_agreement_liberty_v2
;
; Unless required by applicable law or agreed to in writing, software
; distributed under the License is distributed on an "AS IS" BASIS,
; WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
; See the License for the specific language governing permissions and
; limitations under the License.
;
;*******************************************************************************
;
; Amount of memory (in bytes) allocated for Stack
; Tailor this value to your application needs
; <h> Stack Configuration
; <o> Stack Size (in Bytes) <0x0-0xFFFFFFFF:8>
; </h>
Stack_Size EQU 0x00000400
AREA STACK, NOINIT, READWRITE, ALIGN=3
Stack_Mem SPACE Stack_Size
__initial_sp
; <h> Heap Configuration
; <o> Heap Size (in Bytes) <0x0-0xFFFFFFFF:8>
; </h>
Heap_Size EQU 0x00000200
AREA HEAP, NOINIT, READWRITE, ALIGN=3
__heap_base
Heap_Mem SPACE Heap_Size
__heap_limit
PRESERVE8
THUMB
; Vector Table Mapped to Address 0 at Reset
AREA RESET, DATA, READONLY
EXPORT __Vectors
EXPORT __Vectors_End
EXPORT __Vectors_Size
__Vectors DCD __initial_sp ; Top of Stack
DCD Reset_Handler ; Reset Handler
DCD NMI_Handler ; NMI Handler
DCD HardFault_Handler ; Hard Fault Handler
DCD 0 ; Reserved
DCD 0 ; Reserved
DCD 0 ; Reserved
DCD 0 ; Reserved
DCD 0 ; Reserved
DCD 0 ; Reserved
DCD 0 ; Reserved
DCD SVC_Handler ; SVCall Handler
DCD 0 ; Reserved
DCD 0 ; Reserved
DCD PendSV_Handler ; PendSV Handler
DCD SysTick_Handler ; SysTick Handler
; External Interrupts
DCD WWDG_IRQHandler ; Window Watchdog
DCD PVD_VDDIO2_IRQHandler ; PVD and VDDIO2 through EXTI Line detect
DCD RTC_IRQHandler ; RTC through EXTI Line
DCD FLASH_IRQHandler ; FLASH
DCD RCC_CRS_IRQHandler ; RCC and CRS
DCD EXTI0_1_IRQHandler ; EXTI Line 0 and 1
DCD EXTI2_3_IRQHandler ; EXTI Line 2 and 3
DCD EXTI4_15_IRQHandler ; EXTI Line 4 to 15
DCD TSC_IRQHandler ; TS
DCD DMA1_Ch1_IRQHandler ; DMA1 Channel 1
DCD DMA1_Ch2_3_DMA2_Ch1_2_IRQHandler ; DMA1 Channel 2 and 3 & DMA2 Channel 1 and 2
DCD DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler ; DMA1 Channel 4 to 7 & DMA2 Channel 3 to 5
DCD ADC1_COMP_IRQHandler ; ADC1, COMP1 and COMP2
DCD TIM1_BRK_UP_TRG_COM_IRQHandler ; TIM1 Break, Update, Trigger and Commutation
DCD TIM1_CC_IRQHandler ; TIM1 Capture Compare
DCD TIM2_IRQHandler ; TIM2
DCD TIM3_IRQHandler ; TIM3
DCD TIM6_DAC_IRQHandler ; TIM6 and DAC
DCD TIM7_IRQHandler ; TIM7
DCD TIM14_IRQHandler ; TIM14
DCD TIM15_IRQHandler ; TIM15
DCD TIM16_IRQHandler ; TIM16
DCD TIM17_IRQHandler ; TIM17
DCD I2C1_IRQHandler ; I2C1
DCD I2C2_IRQHandler ; I2C2
DCD SPI1_IRQHandler ; SPI1
DCD SPI2_IRQHandler ; SPI2
DCD USART1_IRQHandler ; USART1
DCD USART2_IRQHandler ; USART2
DCD USART3_8_IRQHandler ; USART3, USART4, USART5, USART6, USART7, USART8
DCD CEC_CAN_IRQHandler ; CEC and CAN
__Vectors_End
__Vectors_Size EQU __Vectors_End - __Vectors
AREA |.text|, CODE, READONLY
; Reset handler routine
Reset_Handler PROC
EXPORT Reset_Handler [WEAK]
IMPORT __main
IMPORT SystemInit
LDR R0, =__initial_sp ; set stack pointer
MSR MSP, R0
;;Check if boot space corresponds to test memory
LDR R0,=0x00000004
LDR R1, [R0]
LSRS R1, R1, #24
LDR R2,=0x1F
CMP R1, R2
BNE ApplicationStart
;; SYSCFG clock enable
LDR R0,=0x40021018
LDR R1,=0x00000001
STR R1, [R0]
;; Set CFGR1 register with flash memory remap at address 0
LDR R0,=0x40010000
LDR R1,=0x00000000
STR R1, [R0]
ApplicationStart
LDR R0, =SystemInit
BLX R0
LDR R0, =__main
BX R0
ENDP
; Dummy Exception Handlers (infinite loops which can be modified)
NMI_Handler PROC
EXPORT NMI_Handler [WEAK]
B .
ENDP
HardFault_Handler\
PROC
EXPORT HardFault_Handler [WEAK]
B .
ENDP
SVC_Handler PROC
EXPORT SVC_Handler [WEAK]
B .
ENDP
PendSV_Handler PROC
EXPORT PendSV_Handler [WEAK]
B .
ENDP
SysTick_Handler PROC
EXPORT SysTick_Handler [WEAK]
B .
ENDP
Default_Handler PROC
EXPORT WWDG_IRQHandler [WEAK]
EXPORT PVD_VDDIO2_IRQHandler [WEAK]
EXPORT RTC_IRQHandler [WEAK]
EXPORT FLASH_IRQHandler [WEAK]
EXPORT RCC_CRS_IRQHandler [WEAK]
EXPORT EXTI0_1_IRQHandler [WEAK]
EXPORT EXTI2_3_IRQHandler [WEAK]
EXPORT EXTI4_15_IRQHandler [WEAK]
EXPORT TSC_IRQHandler [WEAK]
EXPORT DMA1_Ch1_IRQHandler [WEAK]
EXPORT DMA1_Ch2_3_DMA2_Ch1_2_IRQHandler [WEAK]
EXPORT DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler [WEAK]
EXPORT ADC1_COMP_IRQHandler [WEAK]
EXPORT TIM1_BRK_UP_TRG_COM_IRQHandler [WEAK]
EXPORT TIM1_CC_IRQHandler [WEAK]
EXPORT TIM2_IRQHandler [WEAK]
EXPORT TIM3_IRQHandler [WEAK]
EXPORT TIM6_DAC_IRQHandler [WEAK]
EXPORT TIM7_IRQHandler [WEAK]
EXPORT TIM14_IRQHandler [WEAK]
EXPORT TIM15_IRQHandler [WEAK]
EXPORT TIM16_IRQHandler [WEAK]
EXPORT TIM17_IRQHandler [WEAK]
EXPORT I2C1_IRQHandler [WEAK]
EXPORT I2C2_IRQHandler [WEAK]
EXPORT SPI1_IRQHandler [WEAK]
EXPORT SPI2_IRQHandler [WEAK]
EXPORT USART1_IRQHandler [WEAK]
EXPORT USART2_IRQHandler [WEAK]
EXPORT USART3_8_IRQHandler [WEAK]
EXPORT CEC_CAN_IRQHandler [WEAK]
WWDG_IRQHandler
PVD_VDDIO2_IRQHandler
RTC_IRQHandler
FLASH_IRQHandler
RCC_CRS_IRQHandler
EXTI0_1_IRQHandler
EXTI2_3_IRQHandler
EXTI4_15_IRQHandler
TSC_IRQHandler
DMA1_Ch1_IRQHandler
DMA1_Ch2_3_DMA2_Ch1_2_IRQHandler
DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler
ADC1_COMP_IRQHandler
TIM1_BRK_UP_TRG_COM_IRQHandler
TIM1_CC_IRQHandler
TIM2_IRQHandler
TIM3_IRQHandler
TIM6_DAC_IRQHandler
TIM7_IRQHandler
TIM14_IRQHandler
TIM15_IRQHandler
TIM16_IRQHandler
TIM17_IRQHandler
I2C1_IRQHandler
I2C2_IRQHandler
SPI1_IRQHandler
SPI2_IRQHandler
USART1_IRQHandler
USART2_IRQHandler
USART3_8_IRQHandler
CEC_CAN_IRQHandler
B .
ENDP
ALIGN
;*******************************************************************************
; User Stack and Heap initialization
;*******************************************************************************
IF :DEF:__MICROLIB
EXPORT __initial_sp
EXPORT __heap_base
EXPORT __heap_limit
ELSE
IMPORT __use_two_region_memory
EXPORT __user_initial_stackheap
__user_initial_stackheap
LDR R0, = Heap_Mem
LDR R1, =(Stack_Mem + Stack_Size)
LDR R2, = (Heap_Mem + Heap_Size)
LDR R3, = Stack_Mem
BX LR
ALIGN
ENDIF
END
;************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE*****
|