![]() |
CMSIS-CORE
Version 3.20
CMSIS-CORE support for Cortex-M processor-based devices
|
![]() ![]() | Union type to access the Application Program Status Register (APSR) |
![]() ![]() | Union type to access the Control Registers (CONTROL) |
![]() ![]() | Structure type to access the Core Debug Register (CoreDebug) |
![]() ![]() | Structure type to access the Data Watchpoint and Trace Register (DWT) |
![]() ![]() | Structure type to access the Floating Point Unit (FPU) |
![]() ![]() | Union type to access the Interrupt Program Status Register (IPSR) |
![]() ![]() | Structure type to access the Instrumentation Trace Macrocell Register (ITM) |
![]() ![]() | Structure type to access the Memory Protection Unit (MPU) |
![]() ![]() | Structure type to access the Nested Vectored Interrupt Controller (NVIC) |
![]() ![]() | Structure type to access the System Control Block (SCB) |
![]() ![]() | Structure type to access the System Control and ID Register not in the SCB |
![]() ![]() | Structure type to access the System Timer (SysTick) |
![]() ![]() | Structure type to access the Trace Port Interface Register (TPI) |
![]() ![]() | Union type to access the Special-Purpose Program Status Registers (xPSR) |